### P - Channel Logic Level MOSFET

These miniature surface mount MOSFETs utilize High Cell Density process. Low  $r_{DS(on)}$  assures minimal power loss and conserves energy, making this device ideal for use in power management circuitry. Typical applications are voltage control small signal switch, power management in portable and battery-powered products such as computer portable electronics and other battery power application.

| • | Low r <sub>DS(on)</sub> Provides Higher Efficiency and |
|---|--------------------------------------------------------|
|   | Extends Battery Life                                   |

- Fast Switch
- Low Gate Charge
- Miniature SOT-23 Surface Mount Package Saves Board Space

| PRODUCT SUMMARY |                               |      |  |  |
|-----------------|-------------------------------|------|--|--|
| $V_{DS}(V)$     | $r_{DS(on)}(\Omega)$ $I_D(A)$ |      |  |  |
| -30             | $0.20 @ V_{GS} = -10 V$       | -2.1 |  |  |
| -30             | $0.30 @ V_{GS} = -4.5V$       | -1.7 |  |  |





| ABSOLUTE MAXIMUM RATINGS (T <sub>A</sub> = 25 °C UNLESS OTHERWISE NOTED) |                                         |                          |            |       |
|--------------------------------------------------------------------------|-----------------------------------------|--------------------------|------------|-------|
| Parameter                                                                |                                         | Symbol                   | Maximum    | Units |
| Drain-Source Voltage                                                     |                                         |                          | -30        | V     |
| Gate-Source Voltage                                                      |                                         | $V_{GS}$                 | ±20        | V     |
| C ( D C (a                                                               | $T_A=25^{\circ}C$                       | ] <sub>T_</sub>          | -2.1       |       |
| Continuous Drain Current <sup>a</sup>                                    | $T_{A}=25^{\circ}C$ $T_{A}=70^{\circ}C$ | 1D                       | -1.7       | A     |
| Pulsed Drain Current <sup>b</sup>                                        |                                         | $I_{DM}$                 | ±10        |       |
| Continuous Source Current (Diode Conduction) <sup>a</sup>                |                                         | $I_S$                    | -0.4       | Α     |
| D D: : ,: a                                                              | $T_A=25^{\circ}C$                       | $\Big]_{\mathbf{D}_{-}}$ | 1.25       | W     |
| Power Dissipation <sup>a</sup>                                           | $T_{A}=25^{\circ}C$ $T_{A}=70^{\circ}C$ | Ir D                     | 0.8        |       |
| Operating Junction and Storage Temperature Range                         |                                         | $T_{J}, T_{stg}$         | -55 to 150 | °C    |

| THERMAL RESISTANCE RATINGS               |              |            |       |      |
|------------------------------------------|--------------|------------|-------|------|
| Parameter                                | Symbol       | Maximum    | Units |      |
| M . I                                    | t <= 5 sec   | D          | 250   | 0C/M |
| Maximum Junction-to-Ambient <sup>a</sup> | Steady-State | $R_{THJA}$ | 285   | °C/W |

1

#### Notes

- a. Surface Mounted on 1" x 1" FR4 Board.
- b. Pulse width limited by maximum junction temperature

| D                                       | Symbol              | T (C P)                                                                      | Limits |       |      | TT . *4 |
|-----------------------------------------|---------------------|------------------------------------------------------------------------------|--------|-------|------|---------|
| Parameter                               |                     | Test Conditions                                                              | Min    | Тур   | Max  | Unit    |
| Static                                  |                     |                                                                              |        |       |      |         |
| Zara Cata Valtaga Drain Current         | Idss                | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}$                               |        |       | -1   |         |
| Zero Gate Voltage Drain Current         | 1088                | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}, T_J = 55^{\circ}\text{C}$     |        |       | -10  | μΑ      |
| Gate-Body Leakage                       | Igss                | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                            |        |       | ±100 | nA      |
| Gate-Threshold Voltage                  | V <sub>GS(th)</sub> | $V_{\rm DS} = V_{\rm GS},  I_{\rm D} = -250  {\rm uA}$                       | -1.30  |       |      | V       |
| On-State Drain Current <sup>A</sup>     | I <sub>D(on)</sub>  | $V_{DS} = -5 \text{ V}, V_{GS} = -4.5 \text{ V}$                             | -3     |       |      | Α       |
| D : G . C . D : A                       | fDS(on)             | $V_{GS} = -10 \text{ V}, I_D = -2.1 \text{ A}$                               |        |       | 0.20 | Ω       |
| Drain-Source On-Resistance <sup>A</sup> |                     | $V_{GS} = -4.5 \text{ V}, I_D = -1.7 \text{ A}$                              |        |       | 0.30 |         |
| Forward Tranconductance <sup>A</sup>    | gs                  | $V_{DS} = -5 \text{ V}, I_D = -2.1 \text{ A}$                                |        | 2     |      | S       |
| Diode Forward Voltage                   | Vsd                 | $I_S = -0.4 \text{ A}, V_{GS} = 0 \text{ V}$                                 |        | -0.70 | -1.2 | V       |
| Dynamic <sup>b</sup>                    |                     |                                                                              |        |       |      |         |
| Total Gate Charge                       | Qg                  | Voc = 10 V Voc = 5 V                                                         |        | 3.4   |      |         |
| Gate-Source Charge                      | Qgs                 | $V_{DS} = -10 \text{ V}, V_{GS} = -5 \text{ V},$<br>$I_{D} = -2.1 \text{ A}$ |        | 0.8   |      | nC      |
| Gate-Drain Charge                       | Qgd                 | ID2.1 A                                                                      |        | 1.5   |      |         |
| Turn-On Delay Time                      | t <sub>d(on)</sub>  |                                                                              |        | 8     |      |         |
| Rise Time                               | <b>t</b> r          | $V_{DS} = -10 \text{ V}, I_{D} = -1.1 \text{ A},$                            |        | 18    |      | ns      |
| Turn-Off Delay Time                     | t <sub>d(off)</sub> | $R_G = 50 \Omega$ , $V_{GEN} = -10 V$                                        |        | 52    |      | 113     |
| Fall-Time                               | $t_{\mathrm{f}}$    |                                                                              |        | 39    |      |         |

#### Notes

- a. Pulse test:  $PW \le 300us duty cycle \le 2\%$ .
- b. Guaranteed by design, not subject to production testing.

Analog Power (APL) reserves the right to make changes without further notice to any products herein. APL makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does APL assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in APL data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. APL does not convey any license under its patent rights nor the rights of others. APL products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the APL product could create a situation where personal injury or death may occur. Should Buyer purchase or use APL products for any such unintended or unauthorized application, Buyer shall indemnify and hold APL and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that APL was negligent regarding the design or manufacture of the part. APL is an Equal Opportunity/Affirmative Action Employer.

2

## Typical Electrical Characteristics



Figure 1. On-Region Characteristics



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage



Figure 3. On-Resistance Variation with Temperature



Figure 4. On-Resistance Variation with Gate to Source Voltage



Figure 5. Transfer Characteristics



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature

## Typical Electrical Characteristics



Figure 7. Breakdown Voltage Variation with Temperature.



Figure 8. Body Diode Forward Voltage Variation with Source Current and Temperature.



Figure 9. Capacitance Characteristic



Figure 10. Gate Charge Characteristic

#### Normalized Thermal Transient Impedance, Junction to Ambient



Figure 11. Transient Thermal Response Curve

## Typical Electrical Characteristics



Figure 12. Transconductance Variation With Current & Temperature

Figure 13. Maximum Safe Operation Area





Figure 14. SOT-3 Maximum Steady-State Variation Power Dissipation versus Copper Pad Area

Figure 15. Maximum State-State Drain Current Versus Copper Pad Area

# Package Information



| пты  | MILLIMETERS |      |       |  |
|------|-------------|------|-------|--|
| DIM, | MIN         | NDM  | MAX   |  |
| Α    | 0.935       | 0.95 | 1.10  |  |
| A1   | 0.01        |      | 0.10  |  |
| A2   | 0.85        | 0.90 | 0.925 |  |
| р    | 0.30        | 0.40 | 0.50  |  |
| u    | 0.10        | 0.15 | 0.25  |  |
| D    | 2.70        | 2.90 | 3.10  |  |
| П    | 2.60        | 2.80 | 3.00  |  |
| E1   | 1.40        | 1.60 | 1.80  |  |
| 6    | 0.95 BSC    |      |       |  |
| el   | 1.90 BSC    |      |       |  |
| Г    | 0.30        | 0.40 | 0.60  |  |
| L1   | 0.60REF     |      |       |  |
| LZ   | 0,25BSC     |      |       |  |
| R    | 0.10        |      |       |  |
| θ    | Q+          | 4*   | 8,    |  |
| 81   | 7*N□M       |      |       |  |



