

## **SPICE Device Model Si2307BDS**

## **Vishay Siliconix**

## P-Channel 30-V (D-S) MOSFET

#### **CHARACTERISTICS**

- P-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS

- Apply for both Linear and Switching Application
- Accurate over the -55 to 125°C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

#### **DESCRIPTION**

The attached spice model describes the typical electrical characteristics of the p-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to  $125^{\circ}$ C temperature ranges under the pulsed 0-V to 10-V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{\rm gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

### SUBCIRCUIT MODEL SCHEMATIC



This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits.

## **SPICE Device Model Si2307BDS**

## **Vishay Siliconix**



| SPECIFICATIONS (T <sub>J</sub> = 25°C UNLESS OTHERWISE NOTED) |                     |                                                                                                                |                   |                  |      |
|---------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------|-------------------|------------------|------|
| Parameter                                                     | Symbol              | Test Condition                                                                                                 | Simulated<br>Data | Measured<br>Data | Unit |
| Static                                                        |                     |                                                                                                                | -                 |                  |      |
| Gate Threshold Voltage                                        | $V_{GS(th)}$        | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                          | 2.1               |                  | V    |
| On-State Drain Current <sup>a</sup>                           | I <sub>D(on)</sub>  | $V_{DS} = -5 \text{ V}, V_{GS} = -10 \text{ V}$                                                                | 73                |                  | Α    |
| Drain-Source On-State Resistance <sup>a</sup>                 | r <sub>DS(on)</sub> | $V_{GS} = -10 \text{ V}, I_D = -3.2 \text{ A}$                                                                 | 0.061             | 0.063            | Ω    |
|                                                               |                     | $V_{GS}$ = -4.5 V, $I_{D}$ = -2.5 A                                                                            | 0.101             | 0.105            |      |
| Forward Transconductance <sup>a</sup>                         | g <sub>fs</sub>     | $V_{DS} = -10 \text{ V}, I_{D} = -3.2 \text{ A}$                                                               | 4                 | 5                | S    |
| Diode Forward Voltage <sup>a</sup>                            | V <sub>SD</sub>     | $I_{S} = -0.75 \text{ A}, V_{GS} = 0 \text{ V}$                                                                | -0.76             | -0.85            | V    |
| Dynamic <sup>b</sup>                                          | -                   |                                                                                                                | <del>-</del>      | <del>-</del>     |      |
| Total Gate Charge                                             | Qg                  | $V_{DS} = -15 \text{ V}, V_{GS} = -10 \text{ V}, I_{D} = -1.7 \text{ A}$                                       | 8                 | 9                | nC   |
| Gate-Source Charge                                            | $Q_{gs}$            |                                                                                                                | 1.4               | 1.4              |      |
| Gate-Drain Charge                                             | $Q_{gd}$            |                                                                                                                | 2.4               | 2.4              |      |
| Turn-On Delay Time                                            | t <sub>d(on)</sub>  | $V_{DD} = -15 \text{ V, } R_L = 15 \Omega$ $I_D \cong -1 \text{ A, } V_{GEN} = -10 \text{ V, } R_G = 6 \Omega$ | 12                | 9                | ns   |
| Rise Time                                                     | t <sub>r</sub>      |                                                                                                                | 9                 | 12               |      |
| Turn-Off Delay Time                                           | $t_{d(off)}$        |                                                                                                                | 29                | 25               |      |
| Fall Time                                                     | $t_{f}$             |                                                                                                                | 9                 | 14               |      |

#### Notes

- a. Pulse test; pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2%. b. Guaranteed by design, not subject to production testing.



# SPICE Device Model Si2307BDS Vishay Siliconix

### COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)













Note: Dots and squares represent measured data.